### 9.5 EXPERIMENT 4: COMBINATIONAL CIRCUITS

In this experiment, you will design, construct, and test four combinational logic circuits. The first two circuits are to be constructed with NAND gates, the third with XOR gates, and the fourth with a decoder and NAND gates. Reference to a parity generator can be found in Section 3.9. Implementation with a decoder is discussed in Section 4.9.

#### **Design Example**

Design a combinational circuit with four inputs -A, B, C, and D—and one output, F. F is to be equal to 1 when A = 1, provided that B = 0, or when B = 1, provided that either C or D is also equal to 1. Otherwise, the output is to be equal to 0.

- 1. Obtain the truth table of the circuit.
- 2. Simplify the output function.
- **3.** Draw the logic diagram of the circuit, using NAND gates with a minimum number of ICs.
- **4.** Construct the circuit and test it for proper operation by verifying the given conditions.

### **Majority Logic**

A majority logic is a digital circuit whose output is equal to 1 if the majority of the inputs are 1's. The output is 0 otherwise. Design and test a three-input majority circuit using NAND gates with a minimum number of ICs.

# **Parity Generator**

Design, construct, and test a circuit that generates an even parity bit from four message bits. Use XOR gates. Adding one more XOR gate, expand the circuit so that it generates an odd parity bit also.

# **Decoder Implementation**

A combinational circuit has three inputs -x, y, and z and three outputs  $-F_1$ ,  $F_2$ , and  $F_3$ . The simplified Boolean functions for the circuit are

$$F_1 = xz + x'y'z'$$

$$F_2 = x'y + xy'z'$$

$$F_3 = xy + x'y'z$$

Implement and test the combinational circuit, using a 74155 decoder IC and external NAND gates.

The block diagram of the decoder and its truth table are shown in Fig. 9.7. The 74155 can be connected as a dual  $2 \times 4$  decoder or as a single  $3 \times 8$  decoder. When a  $3 \times 8$  decoder is desired, inputs CI and C2, as well as inputs GI and G2, must be connected together, as shown in the block diagram. The function of the circuit is similar to that illustrated in Fig. 4.18. G is the enable input and must be equal to 0 for proper operation. The eight outputs are labeled with symbols given in the data book. The 74155 uses NAND gates, with the result that the selected output goes to 0 while all other outputs remain at 1. The implementation with the decoder is as shown in Fig. 4.21, except that the OR gates must be replaced with external NAND gates when the 74155 is used.



Truth table

| Inputs |   |   |   | Outputs      |              |              |              |              |              |              |              |
|--------|---|---|---|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|
| G      | C | B | A | 2 <i>Y</i> 0 | 2 <i>Y</i> 1 | 2 <i>Y</i> 2 | 2 <i>Y</i> 3 | 1 <i>Y</i> 0 | 1 <i>Y</i> 1 | 1 <i>Y</i> 2 | 1 <i>Y</i> 3 |
| 1      | X | X | X | 1            | 1            | 1            | 1            | 1            | 1            | 1            | 1            |
| 0      | 0 | 0 | 0 | 0            | 1            | 1            | 1            | 1            | 1            | 1            | 1            |
| 0      | 0 | 0 | 1 | 1            | 0            | 1            | 1            | 1            | 1            | 1            | 1            |
| 0      | 0 | 1 | 0 | 1            | 1            | 0            | 1            | 1            | 1            | 1            | 1            |
| 0      | 0 | 1 | 1 | 1            | 1            | 1            | 0            | 1            | 1            | 1            | 1            |
| 0      | 1 | 0 | 0 | 1            | 1            | 1            | 1            | 0            | 1            | 1            | 1            |
| 0      | 1 | 0 | 1 | 1            | 1            | 1            | 1            | 1            | 0            | 1            | 1            |
| 0      | 1 | 1 | 0 | 1            | 1            | 1            | 1            | 1            | 1            | 0            | 1            |
| 0      | 1 | 1 | 1 | 1            | 1            | 1            | 1            | 1            | 1            | 1            | 0            |

**FIGURE 9.7** IC type 74155 connected as a  $3 \times 8$  decoder